# **DECODERS AND ENCODERS**

STUDENTS ARE ADVISED TO WRITE DOWN THE NOTES FOR EVERY LECTURE

### **DECODER:**

- A combinational circuit
- Converts a binary information from n-input lines to a maximum of 2<sup>n</sup> unique output lines (n-to- 2<sup>n</sup> line decoder) and one or more enable inputs. Ex: 2-to-4 line, 3-to-8 line..etc

In standard decoders, only one output line will be active at a time corresponding to the

input binary combination.



### 2-to-4 line decoder





2-to-4 line decoder with active low output & enable input



Write the truth table, logic diagram and block diagram high of 3 to 8 line decoder

Achie High of Brake

| Inputs  | Outputs                 | 368        |
|---------|-------------------------|------------|
| E A B C | D0 D1 D2 D3 D4 D5 D6 D7 | B _ Decody |
| 0 X X X | 00000000                | Expression |
| 1 000   |                         |            |
| 1001    | 0 1 0 0 0 0 0           | Do=E.A     |
| 1010    | 000000                  |            |
| 1 011   | 0001000                 | DI - EA    |
| 100     | 000000                  | TI FA      |
| 101     | 00000100                | DIEA       |
| i r(o   | 0000000                 | 7 5 5      |
|         | 0000001                 | フォンドA      |
|         |                         |            |





How do you input enable E to the circuit?

### **BLOCK DIAGRAM OF 3-TO-8 LINE DECODER**





## Design 3-to-8 line decoder using minimum number of:

- 1. 2-to-4 decoders with enable input and one external gate
- 2. 2-to-4's with enable inputs only



Design 3-to-8 line decoder using minimum number of 2-

to-4 decoders only



# Design 4-to-16 line decoder using minimum number of

- 1. 3-to-8 decoders with enable input and one external gate
- 2. Only 3-to-8 and 2-to-4 line decoders with enable inputs
- 3. Only 2-to-4 line decoders with enable inputs



# Design 4-to-16 line decoder 358 Decorbi



# 74138 IC: 3-to-8 line decoder with active low output



74138 IC internal diagram



Design 4-to-16 decoder using minimum of 74138 ICs ONLY







Design a full adder using 3-to-8 line decoder and external gates

| Inputs |   |                 | Outputs |       |
|--------|---|-----------------|---------|-------|
| Α      | В | C <sub>in</sub> | Sum     | Carry |
| 0      | 0 | 0               | 0       | 0     |
| 0      | 0 | 1               | 1       | 0     |
| 0      | 1 | 0               | 1       | 0     |
| 0      | 1 | 1               | 0       | 1     |
| 1      | 0 | 0               | 1       | 0     |
| 1      | 0 | 1               | 0       | 1     |
| 1      | 1 | 0               | 0       | 1     |
| 1      | 1 | 1               | 1       | 1     |

